范文编号:JD925 范文字数:10578,页数:29 摘 要: 本设计结合电子器件发展形势,采用高速低功耗的ABT数字逻辑器件完成了简易的数字频率计设计。该频率计采用计数式测频方案,由振荡电路产生标准闸门时间信号,对被测信号整形处理后进行脉冲计数直接得到被测信号的频率值。为了降低低频信号测试的量化误差,采用在低频档测试时通过延长闸门时间信号的方法,提高了测量精度。本数字频率计以十进制数码的形式显示测得数据的结果,方便且直观。 关 键 词:脉冲、计数、ABT
Abstract:This design is a design of simple digital cymometer based on ABT digital logic component which is high speed & low power consumed and it combined the evolution position of electronic component. The frequency test scheme of this cymometer is enumerative. In this system, vibratory circuit output a time signal of strobe to acquire the frequency of the geodesic signal by count the pulse after the geodesic signal is modulated. To reduce the error of the test of the low frequency signal, this system adopt the way of extend the time signal of strobe to advance the precision of frequency test. The result of the frequency test is displayed by the type of algorism in 7-segment digital display, it’s convenient & intuitionistic. Key words: pulse, count, ABT
目 录 摘 要 I 数字频率计设计相关范文 |
上一篇:TL494开关电源的设计 | 下一篇:基于单片机的电梯控制系统 |
点击查看关于 数字 频率 设计 的相关范文题目 | 【返回顶部】 |